Skip to content
Commit cadf2120 authored by Paul Handrigan's avatar Paul Handrigan Committed by Mark Brown
Browse files

ASoC: cs42l73: If Internal MCLK is >= 6.4MHz, then set SCLK to 64*Fs.



Signed-off-by: default avatarPaul Handrigan <Paul.Handrigan@cirrus.com>
Acked-by: default avatarBrian Austin <brian.austin@cirrus.com>
Signed-off-by: default avatarMark Brown <broonie@opensource.wolfsonmicro.com>
parent 6dbe51c2
0% or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment