Skip to content
Commit bb4e6ff0 authored by Nickey Yang's avatar Nickey Yang Committed by Heiko Stuebner
Browse files

arm64: dts: rockchip: Correct MIPI DPHY PLL clock on rk3399



There is a further gate in between the mipidphy reference clock and the
actual ref-clock input to the dsi host, making the clock hirarchy look like
clk_24m --> Gate11[14] --> clk_mipidphy_ref --> Gate21[0] --> clk_dphy_pll

Fix the clock reference so that the whole clock subtree gets enabled when
the dsi host needs it.

Signed-off-by: default avatarNickey Yang <nickey.yang@rock-chips.com>
[amended commit message]
Signed-off-by: default avatarHeiko Stuebner <heiko@sntech.de>
parent 6354a06c
0% or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment