Commit a5f2819c authored by Eugen Hristev's avatar Eugen Hristev Committed by Zheng Zengkai
Browse files

mmc: sdhci-of-at91: fix set_uhs_signaling rewriting of MC1R

stable inclusion
from stable-v5.10.137
commit 2985acdaf27da191a1ca2e42a605ca9baeb9fd20
category: bugfix
bugzilla: https://gitee.com/openeuler/kernel/issues/I60PLB

Reference: https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?id=2985acdaf27da191a1ca2e42a605ca9baeb9fd20



--------------------------------

[ Upstream commit 5987e6de ]

In set_uhs_signaling, the DDR bit is being set by fully writing the MC1R
register.
This can lead to accidental erase of certain bits in this register.
Avoid this by doing a read-modify-write operation.

Fixes: d0918764 ("mmc: sdhci-of-at91: fix MMC_DDR_52 timing selection")
Signed-off-by: default avatarEugen Hristev <eugen.hristev@microchip.com>
Tested-by: default avatarKarl Olsen <karl@micro-technic.com>
Acked-by: default avatarAdrian Hunter <adrian.hunter@intel.com>
Link: https://lore.kernel.org/r/20220630090926.15061-1-eugen.hristev@microchip.com


Signed-off-by: default avatarUlf Hansson <ulf.hansson@linaro.org>
Signed-off-by: default avatarSasha Levin <sashal@kernel.org>
Signed-off-by: default avatarZheng Zengkai <zhengzengkai@huawei.com>
Reviewed-by: default avatarWei Li <liwei391@huawei.com>
parent 97c79c6b
Loading
Loading
Loading
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Please to comment